Gregory Alan Hill
Engineers at Windy Gap Rd, Loveland, CO

License number
Colorado 23244
Issued Date
Feb 15, 1985
Renew Date
Nov 1, 2013
Expiration Date
Oct 31, 2015
Type
Professional Engineer
Address
Address
1506 Windy Gap Rd, Loveland, CO 80537

Personal information

See more information about Gregory Alan Hill at radaris.com
Name
Address
Phone
Gregory Hill, age 50
5320 Raritan Way, Denver, CO 80221
Gregory K Hill, age 71
10250 Mississippi Ave, Denver, CO 80226
Gregory K Hill, age 61
1086 Dahlia St, Denver, CO 80246
Gregory K Hill, age 71
2120 Estes St, Lakewood, CO 80215
(303) 202-1691
Gregory K Hill, age 71
7371 Mobile St, Aurora, CO 80016
(303) 202-1691

Professional information

Gregory Hill Photo 1

Bidirectional Asynchronous Open Collector Buffer

US Patent:
6046605, Apr 4, 2000
Filed:
Sep 19, 1997
Appl. No.:
8/934279
Inventors:
Ted B. Ziemkowski - Loveland CO
Gregory A. Hill - Loveland CO
Daniel E. Yee - Loveland CO
Assignee:
Hewlett-Packard Company - Palo Alto CA
International Classification:
H03K 190175
US Classification:
326 86
Abstract:
A bidirectional asynchronous open collector buffer. The buffer employs set delays and control logic to prevent latch up of the buffer when the low signal is applied to one of the ports of the buffer. Additionally, the buffer employs reset delays in conjunction with the control logic for suppressing oscillation of the buffer when one of the ports of the buffer is released from the applied low signal.


Gregory Hill Photo 2

Extension Library To Standard Visa Library For Support Of Complex I/O Functions

US Patent:
6351779, Feb 26, 2002
Filed:
Mar 12, 1999
Appl. No.:
09/266997
Inventors:
Nathan Berg - Ft. Collins CO
Leslie P. Hammer - Loveland CO
Gregory A Hill - Loveland CO
Charles Platz - Loveland CO
Assignee:
Agilent Technologies, Inc. - Palo Alto CA
International Classification:
G06F 1300
US Classification:
710 5, 710129
Abstract:
In an instrumentation system, the functionality of an I/O interface which controls an instrument is extended with an I/O interface extension library. The extension library operates to receive a function call and determines whether the function call is supported by the underlying I/O interface. If the function call is supported by the underlying I/O interface, the function call is passed on to the I/O interface for processing. If the function call is not supported by the underlying I/O interface, the function call is decoded into a sequence of standard I/O primitives that are supported by the underlying I/O interface, which are then sent on to the I/O interface for processing. In one embodiment, reduced overall latency time is achieved by packaging multiple sequential functions into a package and sending the package over an I/O bus to the instrument I/O controller as a single unit rather than sending each sequential function using separate bus instructions.


Gregory Hill Photo 3

Ground Return For High Speed Digital Signals That Are Capacitively Coupled Across A Dc-Isolated Interface

US Patent:
6023202, Feb 8, 2000
Filed:
Feb 13, 1998
Appl. No.:
9/023841
Inventors:
Gregory A. Hill - Loveland CO
Assignee:
Hewlett-Packard Company - Palo Alto CA
International Classification:
H03H 701
US Classification:
333 24C
Abstract:
A ground return scheme is provided for multiple high speed digital signals that are capacitively coupled between networks, where the networks are connected to different ground planes (i. e. they are isolated) on a common circuit board. A first embodiment of the invention provides a low impedance ground path for each signal crossing the isolation boundary. The ground path is achieved by placing a ground return capacitor proximate to the signal coupled capacitor to substantially minimize the loop area of the total current path. This arrangement substantially minimizes the self inductance of each signal current path and the mutual inductance, i. e. coupling, between signal paths. The arrangement also has the benefit of reducing self-induced voltage drops in each ground return path, thereby reducing crosstalk between the signals, reducing ground bounce (resulting in faster settling times), and also reducing common-mode voltage induced between the grounding systems. Consequently, application of the invention produces improved signal integrity, reduced generation of electromagnetic emissions, and reduced susceptibility to electromagnetic interference. A second embodiment of the invention adds common-mode chokes to each signal-ground pair.


Gregory Hill Photo 4

Methods And Apparatus For Dual-Boot Memory Selection, Update, And Recovery In A Programmable Device

US Patent:
5987605, Nov 16, 1999
Filed:
Feb 28, 1998
Appl. No.:
9/032687
Inventors:
Gregory Hill - Loveland CO
Raymond A. Purcell - Fort Collins CO
Charles D. Platz - Loveland CO
Glen Atkins - Loveland CO
Lee Atchison - Fort Collins CO
Assignee:
Hewlett-Packard Co. - Palo Alto CA
International Classification:
G06F 9445
US Classification:
713 2
Abstract:
Methods and associated apparatus for using a dual-boot capable programmable device and for updating programmed information in such a dual-boot capable programmable device. The apparatus of the present invention includes a primary boot memory device, a secondary boot memory device, and means for selecting between the two memory devices for purposes of "booting" the dual-boot mode device. In particular, a reset switch of the apparatus of the present invention resets devices in the dual-boot capable programmable device and is coupled to a selection device. The selection device multiplexes signals from the two boot memory devices onto the corresponding bus signals of the dual-boot capable programmable device. When a "long" reset switch activation is sensed, the selection device selects a first of the two boot memory devices for coupling to the programmable device. A "short" activation of the reset switch selects the other boot memory device.


Gregory Hill Photo 5

Multiport Data Buffer Having Multi Level Caching Wherein Each Data Port Has A Fifo Buffer Coupled Thereto

US Patent:
6088744, Jul 11, 2000
Filed:
Feb 13, 1998
Appl. No.:
9/023837
Inventors:
Gregory A. Hill - Loveland CO
Assignee:
Agilent Technologies - Palo Alto CA
International Classification:
G06F 1300
US Classification:
710 53
Abstract:
A three port FIFO buffer circuit uses off the shelf static RAM and dedicated shallow, e. g. 16 word, FIFOs in a multi-level caching scheme. The circuit results in multiple, reconfigurable, deep (e. g. up to 32k word) FIFO buffers. The preferred embodiment of the invention provides a buffer that comprises a bank of 32k word RAM, six dual port 16-word FIFOs, and associated sequencing logic. The sequencing logic includes RAM address registers/counter associated with each of the six FIFOs, and manages the movement of data into and out of the RAM.