DAVID HANSEN, CRNA
Nursing at Bannock St, Boise, ID

License number
Idaho RNA-910A
Category
Nursing
Type
Nurse Anesthetist, Certified Registered
Address
Address 2
338 E Bannock St, Boise, ID 83712
2125 W Lonesome Dove St, Meridian, ID 83646
Phone
(208) 336-0895

Personal information

See more information about DAVID HANSEN at radaris.com
Name
Address
Phone
David Hansen
4901 S 1000 E, Victor, ID 83455
(208) 787-3033
David Hansen, age 81
497 N 7Th Ave W, Middleton, ID 83644
(208) 631-1481
David Hansen
492 Driftwood Ln, Jerome, ID 83338
David Hansen, age 62
502 W Village Ln, Boise, ID 83702
David Hansen, age 86
5725 Turf Dr, Pocatello, ID 83204
(208) 573-6838

Professional information

See more information about DAVID HANSEN at trustoria.com
David Hansen Photo 1
Semiconductor Wafer, Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

Semiconductor Wafer, Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

US Patent:
6605516, Aug 12, 2003
Filed:
Feb 13, 2001
Appl. No.:
09/783504
Inventors:
Mark E. Jost - Boise ID 83712
David J. Hansen - Boise ID 83709
Steven M. McDonald - Meridian ID 83642
International Classification:
H01L 2100
US Classification:
438401
Abstract:
A semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.


David Hansen Photo 2
Method Of Forming Wafer Alignment Patterns

Method Of Forming Wafer Alignment Patterns

US Patent:
6046094, Apr 4, 2000
Filed:
Jul 29, 1998
Appl. No.:
9/124933
Inventors:
Mark E. Jost - Boise ID
David J. Hansen - Boise ID
Steven M. McDonald - Meridian ID
Assignee:
Micron Technology, Inc. - Boise ID
International Classification:
H01L 2176
US Classification:
438401
Abstract:
A semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.


David Hansen Photo 3
Method Of Forming Wafer Alignment Patterns

Method Of Forming Wafer Alignment Patterns

US Patent:
5798292, Aug 25, 1998
Filed:
Sep 29, 1997
Appl. No.:
8/939982
Inventors:
Mark E. Jost - Boise ID
David J. Hansen - Boise ID
Steven M. McDonald - Meridian ID
Assignee:
Micron Technology, Inc. - Boise ID
International Classification:
H01L 21465
US Classification:
438401
Abstract:
A semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective-series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.


David Hansen Photo 4
Semiconductor Wafer,Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

Semiconductor Wafer,Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

US Patent:
6207529, Mar 27, 2001
Filed:
Dec 11, 1997
Appl. No.:
8/988853
Inventors:
Mark E. Jost - Boise ID
David J. Hansen - Boise ID
Steven M. McDonald - Meridian ID
Assignee:
Micron Technology, Inc. - Boise ID
International Classification:
H01L21/76
US Classification:
438401
Abstract:
A semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.


David Hansen Photo 5
Semiconductor Wafer, Wafer Alignment Patterns

Semiconductor Wafer, Wafer Alignment Patterns

US Patent:
5925937, Jul 20, 1999
Filed:
Apr 1, 1997
Appl. No.:
8/831529
Inventors:
Mark E. Jost - Boise ID
David J. Hansen - Boise ID
Steven M. McDonald - Meridian ID
Assignee:
Micron Technology, Inc. - Boise ID
International Classification:
H01L 23544
US Classification:
257797
Abstract:
A semiconductor processing method of forming integrated cicuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective-series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.


David Hansen Photo 6
Semiconductor Wafer, Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

Semiconductor Wafer, Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

US Patent:
6137186, Oct 24, 2000
Filed:
Sep 10, 1998
Appl. No.:
9/150858
Inventors:
Mark E. Jost - Boise ID
David J. Hansen - Boise ID
Steven M. McDonald - Meridian ID
Assignee:
Micron Technology, Inc. - Boise ID
International Classification:
H01L 23544
US Classification:
257797
Abstract:
A semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective-series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.


David Hansen Photo 7
Semiconductor Wafer, Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

Semiconductor Wafer, Wafer Alignment Patterns And Method Of Forming Wafer Alignment Patterns

US Patent:
5700732, Dec 23, 1997
Filed:
Aug 2, 1996
Appl. No.:
8/691855
Inventors:
Mark E. Jost - Boise ID
David J. Hansen - Boise ID
Steven M. McDonald - Meridian ID
Assignee:
Micron Technology, Inc. - Boise ID
International Classification:
H01L 21302
US Classification:
438401
Abstract:
A semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, a) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and b) while fabricating integrated circuitry elsewhere on the wafer, processing a first portion of at least one of the alignment patterns differently from a second portion of the one alignment pattern to render the first portion to be different from the second portion in the one alignment pattern. Such preferably superimposes a secondary step, most preferably of the same degree, over only a portion of the elevation steps in at least one of the wafer alignment patterns. Further, a semiconductor processing method of forming integrated circuitry on a semiconductor wafer includes, i) forming at least two discrete wafer alignment patterns on the wafer, the two discrete alignment patterns having respective series of elevation steps provided therein; and ii) while fabricating integrated circuitry elsewhere on the wafer, processing one of the alignment patterns differently from the other to render the one alignment pattern to be different from the other alignment pattern.